This website uses cookies to implement certain functions. If you use this website you agree to our Privacy Policy.
News and Information about the Test of Electronics in Research & Design, Production, Maintenance, and Installation.  

Newsletter

Register to our newsletter
Every two weeks -
all news at a glance
captcha 

Latest Test and Measurement News

BSDL Testbench for Multi Chip Modules and 3D Chips

15 March 2011 - GOEPEL electronic announces the availability of a new option in its recently introduced EDA software TAPChecker. Multi-Chip Modules (MCM) and 3D chips are now supported, allowing testbench generation for VHDL, Verilog and STIL output formats. Users now have the opportunity to verify more complex designs with several Boundary Scan components or dies incl. interconnections by a comprehensive behaviour simulation.

“The progressive integration technologies at component level such as 3D chips and Multi-Chip Modules require higher performance of the EDA tools for successful implementation and verification. With our TAPChecker software we smooth the way for such purposes”, says Norbert Muench, Manager EDA Software Team within GOEPEL electronic’s JTAG/Boundary Scan Division. “The fully automatic generation of testbenches guarantees a deeper validation and higher design quality of the target as well as the full functionality of all Boundary Scan structures in practical usage.”

“We have focussed on Boundary Scan as test strategy for our newest multi-die design from the very beginning. That’s why a comprehensive validation of the entire IEEE 1149.1 functions were a must already on the design stage”, explains Daniel Wilkinson, Director of Verification with XMOS Semiconductor. “We discussed this target with the responsible specialists in GOEPEL electronic’s EDA software team. The TAPChecker MCM option was made available as agreed in our design process. We verified our JTAG/Boundary Scan implementation before tape out and then exported patterns from the same tool for our production test program.”

TAPChecker is based on a modular platform architecture with central database and individually licensable modules for data import and export as well as automatic test vector generation. The software can be utilised for automatic testbench generation to simulate BSDL files and to provide test vectors for IC testers. It is available for various operating systems such as SOLARIS, Windows and LINUX, supporting IEEE 1149.1 and IEEE 1149.6.

www.goepel.com


Related Articles:

No related articles found


Upcoming Events

Embedded World 2024
Nuremberg (Germany)
09 to 11 April
Control 2024
Stuttgart (Germany)
23 to 26 April
Automotive Testing Expo Europe 2024
Stuttgart (Germany)
04 to 06 June

  More events...
  See our Trade Show Calendar
  Click here

 

Advertising
Advertising